Repository logo
  • English
  • العربية
  • বাংলা
  • Català
  • Čeština
  • Deutsch
  • Ελληνικά
  • Español
  • Suomi
  • Français
  • Gàidhlig
  • हिंदी
  • Magyar
  • Italiano
  • Қазақ
  • Latviešu
  • Nederlands
  • Polski
  • Português
  • Português do Brasil
  • Srpski (lat)
  • Српски
  • Svenska
  • Türkçe
  • Yкраї́нська
  • Tiếng Việt
Log In
New user? Click here to register.Have you forgotten your password?
  1. Home
  2. IIT Gandhinagar
  3. Electrical Engineering
  4. EE Publications
  5. Accelerated Bit Slicing Technique for In-Memory Computing Using Multi-Input Resistive Random Access Memory
 
  • Details

Accelerated Bit Slicing Technique for In-Memory Computing Using Multi-Input Resistive Random Access Memory

Source
IEEE Electron Devices Technology and Manufacturing Conference Strengthening the Globalization in Semiconductors Edtm 2024
Date Issued
2024-01-01
Author(s)
Sakhuja, Jayatika
Joglekar, Radhika
Lashkare, Sandip 
Ganguly, Udayan
DOI
10.1109/EDTM58488.2024.10511444
Abstract
Recently, there has been a strong focus on enhancing computing efficiency with emerging memristor devices. In this paper, we propose accelerated bit-slicing technique using multi-input memristor in crossbar arrays. First, we demonstrate bit slicing in standard 2-terminal(T) PCMORRAM, wherein each bit (of n-bit input) is serially computed. Second, we introduce 3T-RRAM (two-inputs), allowing simultaneous computation of 2-bits resulting in reduction of processing cycles. Lastly, accelerated computation of 6-bit input in 3-cycles is demonstrated with 3T-RRAM.
Unpaywall
URI
http://repository.iitgn.ac.in/handle/IITG2025/29201
Subjects
3T-RRAM | bit slicing | IMC | PCMO | VMM
IITGN Knowledge Repository Developed and Managed by Library

Built with DSpace-CRIS software - Extension maintained and optimized by 4Science

  • Privacy policy
  • End User Agreement
  • Send Feedback
Repository logo COAR Notify