FPAD: a multistage approximation methodology for designing floating point approximate dividers

Show simple item record

dc.contributor.author Jha, Chandan Kumar
dc.contributor.author Prasad, Kailash
dc.contributor.author Srivastava, Vibhor Kumar
dc.contributor.author Mekie, Joycee
dc.contributor.other 2020 IEEE International Symposium on Circuits and Systems (ISCAS)
dc.coverage.spatial Sevilla, ES
dc.date.accessioned 2020-10-09T09:55:57Z
dc.date.available 2020-10-09T09:55:57Z
dc.date.issued 2020-10-12
dc.identifier.citation Jha, Chandan Kumar; Prasad, Kailash; Srivastava, Vibhor Kumar and Mekie, Joycee, "FPAD: a multistage approximation methodology for designing floating point approximate dividers", in the 2020 IEEE International Symposium on Circuits and Systems (ISCAS), Sevilla, ES, Oct. 12-14, 2020. en_US
dc.identifier.uri https://repository.iitgn.ac.in/handle/123456789/5766
dc.description.statementofresponsibility by Chandan Kumar Jha, Kailash Prasad, Vibhor Kumar Srivastava and Joycee Mekie
dc.language.iso en_US en_US
dc.title FPAD: a multistage approximation methodology for designing floating point approximate dividers en_US
dc.type Conference Papers en_US


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search Digital Repository


Browse

My Account