Repository logo
  • English
  • العربية
  • বাংলা
  • Català
  • Čeština
  • Deutsch
  • Ελληνικά
  • Español
  • Suomi
  • Français
  • Gàidhlig
  • हिंदी
  • Magyar
  • Italiano
  • Қазақ
  • Latviešu
  • Nederlands
  • Polski
  • Português
  • Português do Brasil
  • Srpski (lat)
  • Српски
  • Svenska
  • Türkçe
  • Yкраї́нська
  • Tiếng Việt
Log In
New user? Click here to register.Have you forgotten your password?
  1. Home
  2. Scholalry Output
  3. Publications
  4. A Scalable Physics-Based Compact Model for Terminal Charge, Intrinsic Capacitance and Drain Current in Nanosheet Field Effect Transistors
 
  • Details

A Scalable Physics-Based Compact Model for Terminal Charge, Intrinsic Capacitance and Drain Current in Nanosheet Field Effect Transistors

Source
IEEE Journal of the Electron Devices Society
Date Issued
2025-01-01
Author(s)
Singh, Aishwarya
Ganeriwala, Mohit D.
Joglekar, Radhika
Mohapatra, Nihar R.  
DOI
10.1109/JEDS.2025.3540094
Volume
13
Abstract
This study introduces a physics-based, SPICE-compatible model for Nanosheet Field-Effect Transistors (NsFETs) that offers explicit expressions for the drain current, terminal charges, and intrinsic capacitances applicable to both p-type and n-type devices. The carrier transport is modeled using the drift-diffusion formalism, while the terminal charges are calculated using the Ward-Dutton linear charge partition scheme, ensuring charge conservation. Employing a bottom-up approach, the model effectively captures quantum mechanical confinement-induced effects with minimal reliance on empirical parameters, thus preserving the simplicity characteristic of traditional bulk MOSFET models. Short channel effects are modeled in a self-consistent way. This model has been extensively validated against both experimental data and simulations across varying device dimensions and bias conditions, demonstrating exceptional scalability across all device dimensions. The proposed model has also been implemented in Verilog-A and integrated in a commercial SPICE simulator to simulate NsFETs based circuits, underscoring the model’s practical applicability in contemporary semiconductor design.
Publication link
https://doi.org/10.1109/jeds.2025.3540094
URI
http://repository.iitgn.ac.in/handle/IITG2025/28342
Subjects
bottom-up scalable compact model | nanosheet FET | quantum confinement | Terminal charges | Ward-Dutton
IITGN Knowledge Repository Developed and Managed by Library

Built with DSpace-CRIS software - Extension maintained and optimized by 4Science

  • Privacy policy
  • End User Agreement
  • Send Feedback
Repository logo COAR Notify