Single exact single approximate adders and single exact dual approximate adders

Show simple item record

dc.contributor.author Jha, Chandan Kumar
dc.contributor.author Nandi, Ankita
dc.contributor.author Mekie, Joycee
dc.coverage.spatial United States of America
dc.date.accessioned 2023-05-15T12:58:53Z
dc.date.available 2023-05-15T12:58:53Z
dc.date.issued 2023-05
dc.identifier.citation Jha, Chandan Kumar; Nandi, Ankita and Mekie, Joycee, "Single exact single approximate adders and single exact dual approximate adders", IEEE Transactions on Very Large Scale Integration (VLSI) Systems, DOI: 10.1109/TVLSI.2023.3268275, May 2023.
dc.identifier.issn 1063-8210
dc.identifier.issn 1557-9999
dc.identifier.uri https://doi.org/10.1109/TVLSI.2023.3268275
dc.identifier.uri https://repository.iitgn.ac.in/handle/123456789/8772
dc.description.abstract In this article, we present the design of approximate adders which provide dynamic runtime configurability between exact and approximate modes at the circuit level. We propose the single exact single approximate (SESA) adders that allow for fine grain configurability between exact and approximate modes. We also propose the single exact dual approximate (SEDA) adder that allows for coarse grain configurability between exact and approximate modes. Unlike SESA adders, the SEDA adder allows for two approximate computations at a time. Both the SESA and SEDA adders have a maximum bounded error. We implemented SESA and SEDA adders using UMC 28 -nm technology node and evaluated them using the Cadence virtuoso tool. On average, SESA and SEDA adders consume 40 % and 51 % lesser energy when compared with the exact mirror adder when used in approximate mode. We have evaluated our result on image addition and image enhancement using 16 -bit SESA and SEDA adders. We also evaluated 32 -bit SESA and SEDA adders on the Moby benchmarks to highlight their use in approximate processors.
dc.description.statementofresponsibility by Chandan Kumar Jha, Ankita Nandi and Joycee Mekie
dc.language.iso en_US
dc.publisher Institute of Electrical and Electronics Engineers
dc.subject SEDA
dc.subject SESA
dc.subject Adders
dc.subject Program processors
dc.subject Moby benchmarks
dc.title Single exact single approximate adders and single exact dual approximate adders
dc.type Journal Paper
dc.relation.journal IEEE Transactions on Very Large Scale Integration (VLSI) Systems


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record

Search Digital Repository


Browse

My Account