Repository logo
  • English
  • العربية
  • বাংলা
  • Català
  • Čeština
  • Deutsch
  • Ελληνικά
  • Español
  • Suomi
  • Français
  • Gàidhlig
  • हिंदी
  • Magyar
  • Italiano
  • Қазақ
  • Latviešu
  • Nederlands
  • Polski
  • Português
  • Português do Brasil
  • Srpski (lat)
  • Српски
  • Svenska
  • Türkçe
  • Yкраї́нська
  • Tiếng Việt
Log In
New user? Click here to register.Have you forgotten your password?
  1. Home
  2. IIT Gandhinagar
  3. Electrical Engineering
  4. EE Patents
  5. A source side underlap lateral DMOS transistor and method of fabricating thereof
 
  • Details
Title
A source side underlap lateral DMOS transistor and method of fabricating thereof
Journal
Indian Patent Office (IPO)
Date Issued
2019-04-13
Author(s)
Bhoir, Mandar S.
Mohapatra, Nihar Ranjan  
Abstract
The present disclosure relates to the field of power semiconductor devices and envisages a Source side underlap LDMOS (SU LDMOS) transistor and a method of fabricating SU LDMOS. The SU LDMOS transistor includes a Source-, a Drain- and a Gate region. The fabrication method comprises the steps of Shallow-Trench Isolation (STI), Well implantation, Silicon dioxide (SiO2) growth, poly-Silicon deposition and patterning (Gate-stack formation), drift region implantation, Spacer formation, S/D Implantation and Salicidation followed by Back-end of Line (BEOL). The method forms an underlap region between the Source and Gate regions, that introduces a resistance (Rx) at the Source end. The underlap region facilitates elimination of quasi-saturation and impact-ionization issues and improvement in on-state breakdown voltage (BVDS,on) of said transistor, safe operating area, transistor�s output conductance (gds), intrinsic gain (gm/gds), and cut-off frequency (fT).
Subjects
ELECTRONICS
IITGN Knowledge Repository Developed and Managed by Library

Built with DSpace-CRIS software - Extension maintained and optimized by 4Science

  • Privacy policy
  • End User Agreement
  • Send Feedback
Repository logo COAR Notify