Reliability of Tunneling Regime for Silicon on Insulator-Based Neuron
Source
IEEE Transactions on Electron Devices
Author(s)
S., Patil, Shubham
A.A., Kadam, Abhishek A.
R., Saikia, Rashmi
J.M., Sonawane, Jayesh M.
K., Thakor, Karansingh
A.K., Singh, Ajay Kumar
R., Gaurav, R.
V.V., Deshpande, Veeresh V.
Abstract
Low-power operations are essential for implementing large spiking neural networks (SNNs) in real-world applications. An area and energy-efficient demonstration of a functional liquid state machine (LSM) for spoken word detection using the band-to-band-tunneling (BTBT)-based neuron was proposed earlier. For a product-level demonstration of the BTBT regime operating chips, the variability and reliability of neurons emerge as noteworthy concerns for neuromorphic processors due to the potential implications for performance degradation over time. In this work, we characterize and compare the reliability of partially depleted (PD) silicon on insulator (SOI) transistors in the BTBT and on-regime (I<inf>ON</inf> ) regimes. The drain current fractional degradation (?I<inf>D</inf>/I<inf>D</inf>) increases with an increase in voltage and thermal stress in the BTBT and I<inf>ON</inf> regime. The reaction-diffusion-drift (RDD) framework is used to estimate device degradation under operating bias conditions. At operating bias, a ~17% fractional degradation is observed in the BTBT regime operation for ten years, comparable to the degradation observed in the I<inf>ON</inf> regime. Finally, we analyzed the impact of device degradation on the SNN performance. � 2024 Elsevier B.V., All rights reserved.
Keywords
Electric insulators
Photodissociation
Silicon wafers
Surface discharges
Band-to-band tunnelling
Band-to-band-tunneling
Neural-networks
On regime (Ion)
Silicon on insulator
Spiking neural network
Subthreshold
Subthreshold regime
Tunneling regime
Silicon on insulator technology
