Repository logo
  • English
  • العربية
  • বাংলা
  • Català
  • Čeština
  • Deutsch
  • Ελληνικά
  • Español
  • Suomi
  • Français
  • Gàidhlig
  • हिंदी
  • Magyar
  • Italiano
  • Қазақ
  • Latviešu
  • Nederlands
  • Polski
  • Português
  • Português do Brasil
  • Srpski (lat)
  • Српски
  • Svenska
  • Türkçe
  • Yкраї́нська
  • Tiếng Việt
Log In
New user? Click here to register.Have you forgotten your password?
  1. Home
  2. IIT Gandhinagar
  3. Electrical Engineering
  4. EE Publications
  5. Effect of Sub-10nm Fin-widths on the Analog Performance of FinFETs
 
  • Details

Effect of Sub-10nm Fin-widths on the Analog Performance of FinFETs

Source
2019 Electron Devices Technology and Manufacturing Conference Edtm 2019
Date Issued
2019-03-01
Author(s)
Bhoir, Mandar S.
Mohapatra, Nihar R.  
Chiarella, Thomas
Ragnarsson, Lars �ke
Mitard, Jerome
Terzeiva, Valentina
Horiguchi, Naoto
DOI
10.1109/EDTM.2019.8731200
Abstract
This work experimentally investigates the effect of fin-width (W<inf>fin</inf>) scaling in sub-10nm regime on the analog performance of nFinFETs. It is shown that the device trans-conductance (g<inf>m</inf>) degrades and output conductance (g<inf>ds</inf>) improves with reduction in W<inf>fin</inf>. Various sources affecting the variability of g<inf>m</inf> and g<inf>ds</inf> in sub-10nm W<inf>fin</inf> regime are also explored. Through different analog performance metrics, it is shown that the analog performance of thinner fin FinFETs can be further increased by properly optimizing the S/D resistance and gate dielectric.
Unpaywall
URI
http://repository.iitgn.ac.in/handle/IITG2025/23340
IITGN Knowledge Repository Developed and Managed by Library

Built with DSpace-CRIS software - Extension maintained and optimized by 4Science

  • Privacy policy
  • End User Agreement
  • Send Feedback
Repository logo COAR Notify