Repository logo
  • English
  • العربية
  • বাংলা
  • Català
  • Čeština
  • Deutsch
  • Ελληνικά
  • Español
  • Suomi
  • Français
  • Gàidhlig
  • हिंदी
  • Magyar
  • Italiano
  • Қазақ
  • Latviešu
  • Nederlands
  • Polski
  • Português
  • Português do Brasil
  • Srpski (lat)
  • Српски
  • Svenska
  • Türkçe
  • Yкраї́нська
  • Tiếng Việt
Log In
New user? Click here to register.Have you forgotten your password?
  1. Home
  2. IIT Gandhinagar
  3. Electrical Engineering
  4. EE Publications
  5. Dispersion in Placement: Quantification and Insights
 
  • Details

Dispersion in Placement: Quantification and Insights

Source
IEEE Transactions on Computer Aided Design of Integrated Circuits and Systems
ISSN
02780070
Date Issued
2022-08-01
Author(s)
Mohapatra, Satyajit
Mohapatra, Nihar Ranjan  
DOI
10.1109/TCAD.2021.3110735
Volume
41
Issue
8
Abstract
The linearity of data converters fabricated in modern CMOS processes is typically limited by device mismatch. The dispersion in device placement primarily determines the extent of matching and hence, the chip yield. Till date, there exists no straightforward approach to precisely quantify dispersion over an array of identically laid out devices. The current research formulates new measures to quantify dispersion in device placement. The incorporation of such measures in traditional CAD optimization results in similar or even better correlation coefficients, but with a lighter computational footprint. This facilitates for faster optimization of large device placements without the need for high end processors.
Unpaywall
URI
http://repository.iitgn.ac.in/handle/IITG2025/25110
Subjects
Common centroid layout | correlation index | data converters | dispersion | mismatch | placement optimization
IITGN Knowledge Repository Developed and Managed by Library

Built with DSpace-CRIS software - Extension maintained and optimized by 4Science

  • Privacy policy
  • End User Agreement
  • Send Feedback
Repository logo COAR Notify