Unified Theory of the Capacitance Behavior in LDMOS Devices
Source
IEEE Transactions on Electron Devices
ISSN
00189383
Date Issued
2022-01-01
Author(s)
Kaushal, Kumari Neeraj
Abstract
This article reviews and provides physical insights into the anomalous capacitance behavior of laterally diffused MOS (LDMOS) transistors. It is shown that the modulation of channel/drift junction potential with ${V}_{G}$ , ${V}_{D}$ , and ${V}_{S}$ is primarily responsible for the capacitance peaks observed at different bias conditions. The ${V}_{\text {GS}}$ at which these capacitances peak and their magnitude depends on the channel doping gradient (CDG) and drift region parameters. Simple mathematical models valid across all bias regimes are proposed to explain the anomalous behavior. Different LDMOS device designs are also suggested to mitigate or delay the capacitance peaks.
Subjects
Capacitance peak | channel doping gradient (CDG) | drift resistance | field plate | laterally diffused MOS (LDMOS) | space charge modulation (SCM) | unified capacitance theory
