Repository logo
  • English
  • العربية
  • বাংলা
  • Català
  • Čeština
  • Deutsch
  • Ελληνικά
  • Español
  • Suomi
  • Français
  • Gàidhlig
  • हिंदी
  • Magyar
  • Italiano
  • Қазақ
  • Latviešu
  • Nederlands
  • Polski
  • Português
  • Português do Brasil
  • Srpski (lat)
  • Српски
  • Svenska
  • Türkçe
  • Yкраї́нська
  • Tiếng Việt
Log In
New user? Click here to register.Have you forgotten your password?
  1. Home
  2. IIT Gandhinagar
  3. Electrical Engineering
  4. EE Publications
  5. Unified Theory of the Capacitance Behavior in LDMOS Devices
 
  • Details

Unified Theory of the Capacitance Behavior in LDMOS Devices

Source
IEEE Transactions on Electron Devices
ISSN
00189383
Date Issued
2022-01-01
Author(s)
Kaushal, Kumari Neeraj
Mohapatra, Nihar R.  
DOI
10.1109/TED.2021.3131302
Volume
69
Issue
1
Abstract
This article reviews and provides physical insights into the anomalous capacitance behavior of laterally diffused MOS (LDMOS) transistors. It is shown that the modulation of channel/drift junction potential with ${V}_{G}$ , ${V}_{D}$ , and ${V}_{S}$ is primarily responsible for the capacitance peaks observed at different bias conditions. The ${V}_{\text {GS}}$ at which these capacitances peak and their magnitude depends on the channel doping gradient (CDG) and drift region parameters. Simple mathematical models valid across all bias regimes are proposed to explain the anomalous behavior. Different LDMOS device designs are also suggested to mitigate or delay the capacitance peaks.
Unpaywall
URI
http://repository.iitgn.ac.in/handle/IITG2025/25150
Subjects
Capacitance peak | channel doping gradient (CDG) | drift resistance | field plate | laterally diffused MOS (LDMOS) | space charge modulation (SCM) | unified capacitance theory
IITGN Knowledge Repository Developed and Managed by Library

Built with DSpace-CRIS software - Extension maintained and optimized by 4Science

  • Privacy policy
  • End User Agreement
  • Send Feedback
Repository logo COAR Notify